## VGA framebuffer

### Sébastien Bourdeauducq

#### December 2009

## 1 Specifications

The VGA framebuffer core enables a system-on-chip to support a VGA video output with the picture read from a memory framebuffer. The core directly drives a 3-channel 8-bit digital to analog converter and the horizontal and vertical synchronization signals. The framebuffer is read with a 4x64 FastMemoryLink (FML) master; and a CSR interface is implemented for configuring the video output.

## 2 Registers

### 2.1 Control register, offset 0x00

This register enables or disables the video output by setting or clearing the reset bit 0. At reset, the default value is 0x1.

#### 2.2 Horizontal video parameters, offsets 0x04, 0x08, 0x0c and 0x10

Those registers set respectively:

- the horizontal size of the active video area (the horizontal resolution)
- the position of the beginning of the horizontal sync pulse in the scan line, in pixel clocks
- the position of the end of the horizontal sync pulse in the scan line, in pixel clocks
- the total length of the horizontal scan line minus one, in pixels

The default values are for the standard VGA resolution of 640x480 at 60Hz with a 25MHz pixel clock.

#### 2.3 Vertical video parameters, offsets 0x14, 0x18, 0x1c and 0x20

Those registers set respectively:

- the vertical size of the active video area (the vertical resolution)
- the position of the beginning of the vertical sync pulse. The unit is the horizontal scan line.

- the position of the end of the vertical sync pulse. Same unit as above.
- the total count of horizontal scan lines minus one. Same unit as above.

The default values are for the standard VGA resolution of 640x480 at 60Hz with a 25MHz pixel clock.

#### 2.4 DMA control registers, offsets 0x24, 0x28 and 0x2c

The register 0x24 defines the base address of the framebuffer. That framebuffer is basic progressive scan buffer using the RGB565 pixel format.

When register 0x24 is written, the framebuffer address is not updated immediately. Instead, the VGA core waits for the end of the vertical active video area and only starts fetching data from the new framebuffer at the beginning of the next frame. This enables the use of multiple framebuffers without any tearing or flickering artifacts. The address from which the core is currently reading data is available in register 0x28. When registers 0x24 and 0x28 have different values, a framebuffer address change is pending. When they have the same values, the frame being displayed is the latest that was asked for.

The frame buffer must be aligned to the start of a FML burst ( $\frac{4\cdot64}{8}$  by tes).

Register 0x2c defines the number of FML bursts required to fill a complete screen. This is typically set to:

horizontal resolution 
$$\cdot$$
 vertical resolution  $\cdot$  16
$$4 \cdot 64$$

The screen resolution must be set so that this number is integer. This is the case with common VGA resolutions.

#### 3 Connections

The pixel clock is not generated internally and must be fed to the core using the vga\_clk port. No relationship is expected with the system clock (the two domains are entirely independent). That pixel clock should also be fed to the synchronous DAC.

The other ports should be self-explanatory.

# Copyright notice

Copyright © 2007-2009 Sébastien Bourdeauducq.

Permission is granted to copy, distribute and/or modify this document under the terms of the GNU Free Documentation License, Version 1.3; with no Invariant Sections, no Front-Cover Texts, and no Back-Cover Texts. A copy of the license is included in the LICENSE.FDL file at the root of the Milkymist source distribution.